User Tools

Site Tools


en:xvc_ft220x

Differences

This shows you the differences between two versions of the page.

Link to this comparison view

Both sides previous revisionPrevious revision
Next revision
Previous revision
Next revisionBoth sides next revision
en:xvc_ft220x [2013/10/12 13:07] – [Working principle] kakliken:xvc_ft220x [2013/10/12 13:26] – [System limitation] kaklik
Line 16: Line 16:
 ==== Working principle ==== ==== Working principle ====
  
-This module creates the virtual JTAG cable to the FPGA this is based on FTDI FT220X USB interface chip and JTAG connector on its pins. Communication itself is realized over TCP/IP network thus of this FPGA can be located outside of developer work place. The whole process is illustrated on following picture+This module creates the virtual JTAG cable to the FPGA. This is based on FTDI FT220X USB interface chip and JTAG connector on its pins. Communication itself is realized over TCP/IP network thus of this FPGA can be located outside of developer working place. The whole process is illustrated on following picture:
  
 {{ :cs:fpga:schemacyklu_small.png?direct&500 |}} {{ :cs:fpga:schemacyklu_small.png?direct&500 |}}
Line 22: Line 22:
 ==== Electronic construction ==== ==== Electronic construction ====
  
-The module contains minimum number of parts because majority of functionality components is resolved by control software. The most important for user are some connectors and indicating LEDs with following meaning:+The module contains minimum number of parts because majority of functionality components are included in a  control software. So the most important for user are some connectors and indicating LEDs with following meaning:
  
 ^ LED ^ Color ^ Function ^ ^ LED ^ Color ^ Function ^
Line 48: Line 48:
 ==== System limitation ==== ==== System limitation ====
  
-This XVC system currently are not able to write to FPGA internal FLASH memory (due to software limitations). Then schema binary must be loaded after every power up cycle or [[cs:jtagft2232v|JTAGFT2232V02A]] programmer must be used.+This XVC system currently are not able to write to FPGA internal FLASH memory (due to software limitations). Then schema binary must be loaded after every power up cycle or [[en:jtagft2232v|JTAGFT2232V02A]] programmer must be used.
  
 +===== Related designs =====
 +
 +  * [[en:s3an|S3AN01A]] - FPGA school board
en/xvc_ft220x.txt · Last modified: 2016/03/10 16:35 (external edit)